logo

Home

|

Products

|

9789356962026

Image of - VLSI Architectures for Modern Error-Correcting Codes | Hardcover
VLSI Architectures for Modern Error-Correcting Codes | Hardcover

VLSI Architectures for Modern Error-Correcting Codes | Hardcover

by Zhang

Error-correcting codes are ubiquitous. They are adopted in almost every modern digital communication and storage system, such as wireless communications, optical communications, Flash memories, computer hard drives, sensor networks, and deep-space probing. New-generation and emerging applications demand codes with better error-correcting capability. On the other hand, the design and implementation of those high-gain error-correcting codes pose many challenges. They usually involve complex mathematical computations, and mapping them directly to hardware often leads to very high complexity. VLSI Architectures for Modern Error-Correcting Codes serves as a bridge connecting advancements in coding theory to practical hardware implementations. Instead of focusing on circuit-level design techniques, the book highlights integrated algorithmic and architectural transformations that lead to great improvements on throughput, silicon area requirement, and/or power consumption in the hardware implementation.The goal of this book is to provide a comprehensive and systematic review of available techniques and architectures, so that they can be easily followed by system and hardware designers to develop en/decoder implementations that meet error-correcting performance and cost requirements. This book can be also used as a reference for graduate-level courses on VLSI design and error-correcting coding. Particular emphases are placed on hard- and soft-decision Reed-Solomon (RS) and Bose-Chaudhuri-Hocquenghem (BCH) codes, and binary and non-binary low-density parity-check (LDPC) codes. These codes are among the best candidates for modern and emerging applications due to their good error-correcting performance and lower implementation complexity compared to other codes. To help explain the computations and en/decoder architectures, many examples and case studies are included.More importantly, discussions are provided on the advantages and drawbacks of different implementation approaches and architectures.

Highlights

  • binding-icon

    9781482229646

    ISBN:

  • binding-icon

    Zhang

    Author:

  • binding-icon

    410

    Pages:

  • binding-icon

    721 gm

    Weight:

  • langauage-icon

    English

    Language:

  • date-icon

    2016

    Year:

  • edition-icon

    1st Edition

    Edition:

  • binding-icon

    Hardcover

    Binding:

15525

19406

Error-correcting codes are ubiquitous. They are adopted in almost every modern digital communication and storage system, such as wireless communications, optical communications, Flash memories, computer hard drives, sensor networks, and deep-space probing. New-generation and emerging applications demand codes with better error-correcting capability. On the other hand, the design and implementation of those high-gain error-correcting codes pose many challenges. They usually involve complex mathematical computations, and mapping them directly to hardware often leads to very high complexity. VLSI Architectures for Modern Error-Correcting Codes serves as a bridge connecting advancements in coding theory to practical hardware implementations. Instead of focusing on circuit-level design techniques, the book highlights integrated algorithmic and architectural transformations that lead to great improvements on throughput, silicon area requirement, and/or power consumption in the hardware implementation.The goal of this book is to provide a comprehensive and systematic review of available techniques and architectures, so that they can be easily followed by system and hardware designers to develop en/decoder implementations that meet error-correcting performance and cost requirements. This book can be also used as a reference for graduate-level courses on VLSI design and error-correcting coding. Particular emphases are placed on hard- and soft-decision Reed-Solomon (RS) and Bose-Chaudhuri-Hocquenghem (BCH) codes, and binary and non-binary low-density parity-check (LDPC) codes. These codes are among the best candidates for modern and emerging applications due to their good error-correcting performance and lower implementation complexity compared to other codes. To help explain the computations and en/decoder architectures, many examples and case studies are included.More importantly, discussions are provided on the advantages and drawbacks of different implementation approaches and architectures.

Loading...

Online store of medical books

Discover a comprehensive range of medical books at our online store. From anatomy and physiology to the latest clinical guidelines, we've got you covered.

Trusted by students, educators, and healthcare professionals worldwide. Browse top publishers and expert-authored titles in every medical specialty. Enjoy fast shipping, secure payments, and easy returns. Your one-stop destination for quality medical knowledge at your fingertips.

Whether you're preparing for exams or expanding your clinical expertise, our curated collection ensures you have the right resources at hand. Dive into detailed illustrations, case studies, and up-to-date research that enhance your understanding and practical skills.

We regularly update our inventory to include the latest editions and newly released titles, helping you stay current in the ever-evolving medical field. Our advanced search and filtering tools make finding the perfect book quick and hassle-free.

Join our community of lifelong learners and medical enthusiasts. Sign up for exclusive discounts, early access to new arrivals, and personalized book recommendations tailored to your professional interests.